Difference between revisions of "FPGA"
From Teknologisk videncenter
m (New page: *Teori **VHDL (Loads PDF file) **QuartusII (Loads PDF file) *Hints **Installation af driver til DE1 board: Vælg denne sti: [[C:\alter...) |
|||
Line 1: | Line 1: | ||
*Teori | *Teori | ||
+ | *Ole vildledninger??? | ||
+ | **[[Media:Start_af_nyt_VHDL_projekt_i_Quartus_II.pdf|Quartus projekt start]] (Loads PDF file) | ||
+ | **[[Media:Samlet_schmatic_%26_vhdl.pdf|Schamtic & VHDL]] (Loads PDF file) | ||
+ | **[[Media:VHDL.pdf|VHDL]] (Loads PDF file) | ||
+ | *Lkaa vejledning | ||
**[[Media:VHDL.pdf|VHDL]] (Loads PDF file) | **[[Media:VHDL.pdf|VHDL]] (Loads PDF file) | ||
**[[Media:Brug_af_Quartus_II.pdf|QuartusII]] (Loads PDF file) | **[[Media:Brug_af_Quartus_II.pdf|QuartusII]] (Loads PDF file) |
Revision as of 14:11, 26 April 2010
- Teori
- Ole vildledninger???
- Quartus projekt start (Loads PDF file)
- Schamtic & VHDL (Loads PDF file)
- VHDL (Loads PDF file)
- Lkaa vejledning
- Hints
- Installation af driver til DE1 board: Vælg denne sti: C:\altera\91\quartus\drivers\usb-blaster
- Eller hente driver fra Altera's hjemmeside samt instruktion: http://www.altera.com/support/software/drivers/dri-index.html
I have one method of using a counter. The formula for calculating the counter is ( Actual Frequency / required frequency)
use that as the set point for your counter and make use of this code(This IS for 26MHz from 100MHz clock, so the Count value WilL be(100m/26M = 3.)
- if (clock = '1' and clock'event ) then
- if ( count /= 4)
- count := count + 1 ;
- clock_out := clock_out ;
- else
- count := 0 ;
- clock_out := not clock_out ;
- end if;
- end if ;
so for 13MHz the count value will be 7
- Opgaver
- FPGA øvelser (Loads PDF file)
- Links